OKI electric industry company.ltd. # **MSM5832** # MICROPROCESSOR REAL-TIME CLOCK / CALENDAR **WIJKERK ELEKTRONIKA B.V.** Drentestraat 7 1083 HK Amsterdam Tel. (020) 5495969 Telex 11625 Nesco **April 1983** #### Oki Electric Industry Co., Ltd. 10-3 Shibaura 4-chome, Minato-ku, Tokyo 108, Japan Tel.: Tokyo 454-21 11 Tx.: J22627 Oki Semiconductor Inc. Suite 401, 1333 Lawrence Expy Santa Clara, Calif. 95051, U.S.A. Tel.: 408-984-4842 Tx.: 9103380508 OKI SNTA Oki Electric Europe GmbH Emanuel-Leutze Str. 8 D-4000 Düsseldorf 11 Tel.: 0211-59 20 31 Tx.: 8 587 218 ## **GENERAL DESCRIPTION** The MSM5832 is a monolithic, metal-gate CMOS integrated circuit that functions as a real time clock/calendar for use in bus-oriented microprocessor applications. The on-chip 32,768 Hz crystal controlled oscillator time base is counted down to provide addressable 4-bit I/O data of SECONDS, MINUTES, HOURS, DAY-OF-WEEK, DATE, MONTH, and YEAR, Data access is controlled by 4-bit address, chip select, read, write and hold inputs. Other functions include 12H/24H format selection, leap year identification and manual ±30 second correction. The MSM5832 normally operates from a 5 volt $\pm$ 5% supply. Battery back-up operation down to 2.2 volts allows continuation of time keeping when main power is off. One test input facilitates rapid testing of the time keeping operations. The MSM5832 is offered in an 18-lead dual-in-line plastic (RS suffix) package. #### **FEATURES** · Microprocessor bus-oriented | TIME | MONTH | DATE | YEAR | DAY OF WEEK | | |----------|-------|--------|------|-------------|--| | 23:59:59 | 12 | - 31 - | 90 | - 7 | | - 4-BIT DATA BUS - 4-BIT ADDRESS - · Read, Write, Hold, Chip select inputs - Interrupt signal outputs—1024, 1, 1/60, 1/3600 Hz - · 32.768 KHz crystal controlled operation - · Leap year register bit - · 12 or 24 hour format - ±30 second error correction - · Single 5 volt power supply - Back-up battery operation to $VDD = 2.2 \ V$ - Low Power Dissipation 90 μw Max. at VDD = 3 V 2.5 mw Max. at VDD = 5 V - · High Density 300 mil 18-Pin Package # PIN CONFIGURATION #### **FUNCTION TABLE** #### FIGURE 1 | ADI | DRES | SINP | UTS | INTERNAL | DATA I/O | | DATA | | | | |-----|----------------|------------|-----|----------|----------|----------------|----------|----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------| | Ao | A <sub>1</sub> | <b>A</b> 2 | Аз | COUNTER | Do | D <sub>1</sub> | <u> </u> | D <sub>3</sub> | LIMITS | NOTES | | 0 | 0 | 0 | 0 | S 1 | * | * | * | * | 0~9 | S1 or S10 are reset to zero irrespective of input | | 1 | 0 | 0 | 0 | S 10 | * | * | * | | 0~5 | data Do~D3 when write instruction is executed with address selection | | 0 - | 1 | 0 | 0 | MI 1 | * | * | * | * | 0~9 | | | 1 | 1 | 0 | 0 | MI 10 | * | * | * | | 0~5 | | | 0 | 0 | 1 | 0 | H 1 | * | * | * | * | 0~9 | | | 1 | 0 | 1 | 0 | H 10 | * | * | † | † | 0~1 | D <sub>2</sub> ="1" for PM D <sub>3</sub> ="1" for 24 hour format D <sub>2</sub> ="0" for AM D <sub>3</sub> ="0" for 12 hour format | | 0 | 1 | 1 | 0 | W | * | * | * | | 0~6 | | | 1 | 1 | 1 | 0 | D 1 | * | * | * | * | 0~9 | | | 0 | 0 | 0 | 1 | D 10 | * | * | t | 4. | 0~3 | D <sub>2</sub> = "1" for 29 days in month 2<br>D <sub>2</sub> = "0" for 28 days in month 2 (2) | | • 1 | 0 | 0 | 1 | MO 1 | * | * | * | * | 0~9 | | | 0 | 1 . | 0 | 1 | MO 10 | * | - | | | 0~1 | | | 1 | 1 | 0 | 1 | Y 1 | * | * | * | * | 0~9 | | | 0 | 0 | 1 | 1 | Y 10 | * | * | * | * | 0~9 | | <sup>(1) \*</sup> data valid as "0" or "1" blank does not exist (unrecognized during a write and held at "0" during a read) † data bits used for AM/PM, 12/24 HOUR and leap year (2) If D2 previously set to "1", upon completion of month 2 day 29, D2 will be internally reset to "0" # TYPICAL CHARACTERISTICS—Oscillator Frequency Deviations Frequency Deviation #### FIGURE 2 #### FIGURE 3 #### **ABSOLUTE MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | | |---------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--| | Supply Voltage | VDD | $-0.3 \sim 7.0$ | V | | | Input Voltage | Vin | $-0.3 \sim extstyle extsty$ | , V | | | Data I/O Voltage | VD | $-0.3 \sim \text{VDD} + 0.3$ | V | | | Storage Temperature | Tstg | <b>–55</b> ∼ 150 | °C | | Note: Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **OPERATING CONDITIONS** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |--------------------------|--------|------|--------|------|------|----------------| | Supply Voltage | VDD | 4.75 | 5 | 5.25 | V | 5V ± 5% | | Standby Supply Voltage | VDDS | 2.2 | 5 | 7 | V | | | Input Signal Level | Vн | 3.6 | 5 | VDD | V | VDD = 5V ± 5% | | mput Signal Level | VIL | -0.3 | 0 | 0.8 | V | Respect to Gnd | | Crystal Oscillator Freq. | f(xT) | | 32.768 | | KHz | | | Operating Temperature | Ta | - 30 | | + 85 | °C | | # DC CHARACTERISTICS (VDD = 5V $\pm$ 5%; TA = -30 to +85 °C, unless otherwise noted) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Conditions | |--------------------------|-------------------|-------------------------|------|------|------|-----------------------------------| | Input Current | Ітн | 10 | 25 | 50 | μΑ | Vin = 5V | | (1) | liù | -1 | | 1 | μΑ | Vin = 0V | | Data I/O Leakage Current | ILD | -1 | | 1 | μА | Vi/o = 0 to VDD, CS = "0" | | Output Low Voltage | <b>V</b> OL | | | 0.4 | V | lo = 1.6 ma, CS = "1", READ = "1" | | Output Low Current | lo <sub>L</sub> . | 1.6 | | | mA | Vo = 0.4V, CS = "1", READ = "1" | | Output High Voltage | Vон | Open Dra | | | | | | Output High Current | Іон | Output; [<br>value of f | | | | See Fig. 7 | | Operating Supply Current | IDDS | | | 30 | μΑ | V <sub>DD</sub> = 3V, Ta = 25°C | | , and a supply outlone | IDD | | | 500 | μА | V <sub>DD</sub> = 5V, Ta = 25°C | <sup>(1)</sup> XT, $\overline{\text{XT}}$ and Do~D3 excluded. # **AC CHARACTERISTICS** #### CAPACITANCE TA = 25°C, f = 1 MHz | Parameter | Symbol | Min. | Тур. | Max. | Unit | |--------------------------|------------------|------|------|------|------| | Input/Output Capacitance | C <sub>I/O</sub> | | | 8 | pF . | | Input Capacitance | Cin | | | 5 | pF | Note: This parameter is periodically sampled and not 100% tested. #### READ CYCLE $(VDD = 5V \pm 5\%; Ta = 25^{\circ}C)$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | |---------------------|--------|------|------|------|------| | HOLD Set-up Time | tHS | 150 | | | μS | | HOLD Hold Time | thin | 0 | | | μS | | HOLD Pulse Width | thw | | | 1 1 | SEC | | READ Hold Time | tвн | 0 | | | μS | | ADDRESS Access Time | tra | | | 6 | μS | | READ Access Time | trr | , | .3 | .6 | μS | Notes: 1. A Read occurs during the overlap of a high CS and a high READ 2. Output Load: 1 TTL Gate, CL=50 pf and RL=4.7 K $\Omega$ 3. CS may be a permanent "1", or may be coincident with HOLD pulse #### WRITE CYCLE $(VDD = 5V \pm 5\%; Ta = 25^{\circ}C)$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | |---------------------|--------|------|------|------|------| | HOLD Set-up Time | ths | 150 | | | μS | | HOLD Hold Time | tнн | 0 | | | μS | | HOLD Pulse Width | thw | | | 1 | SEC | | ADDRESS Pulse Width | taw | 1.7 | | | μS | | DATA Pulse Width | tow | 1.7 | | | μS | | DATA Set-up Time | tos | 0.5 | | | μS | | DATA Hold Time | tон | 0.2 | | | μS | | WRITE Pulse Width | tww | 1.0 | | | μS | #### **FUNCTIONAL DESCRIPTION** A block diagram of the MSM5832 microprocessor real-time clock/calendar and a package connection diagram are shown on the first page. Figure 9 illustrates a method of interfacing between the clock/calendar circuit and a micro processor. Figures 9, 10 and 11 illustrate alternative standby power supply circuits. A function table listing relationships between address inputs, data input/output and internal counter selection is shown in Figure 1. Unless otherwise indicated, the following descriptions are based on the block diagram. 32.768 K Hz OSCILLATOR (pins 16 and 17): An internal inverting amplifier with feedback resistor, RFB, is connected with a crystal and two capacitors as shown in Figure 6 to form a stable, accurate oscillator—which serves as the precision time base of the circuit. Capacitors C1 and C2 in series provide the parallel load capacitance required for precise tuning of the quartz crystal. Typical oscillator performance as a function of ambient temperature and supply voltage is shown in Figures 2 and 3 respectively. Do ~ D3 (pins 9 ~ 12): Data Inputs / Outputs, two-way bus lines controlled by READ and WRITE inputs. As shown in Figure 7 centernal pull-up resistors of 4.7K or higher are required by the open-drain N-channel MOS outputs. D3 is the MSB; D0 is the LSB. TEST (pin 14): Normally this input is unconnected —pull-down to GND is provided by an internal resistor—or connected to GND. With CS at VDD, pulses to VDD on the TEST input will directly clock the S1, MI10, W, D1 and Y1 counters, depending on which counter is addressed (W and D1 are selected by D1 address in this mode only). Roll-over to next counter is enabled in this mode. # DATA I/O CIRCUIT ## FIGURE 7 # OSCILLATOR CIRCUIT #### FIGURE 6 CHIP SELECT (pin 8): Connecting CS input to VDD enables all inputs and outputs. Unconnected—pull-down to GND is provided by an internal resistor—or connecting CS to GND will disable HOLD, WRITE, READ, ± 30 ADJ, D0~D3, A0~D3 and TEST. As shown in Figure 9 CS can be used to detect system power failure by connecting system power (+5V) to CS, so that when system power is on. all inputs and outputs will be enabled, and when system power is off, all inputs and outputs will be disabled. The threshold voltage of CS is higher than all other inputs to insure correct operation of this function. HOLD (pin 18): Switching this input to Vcc inhibits the internal 1Hz clock to the S1 counter. After the specified HOLD set-up time (150 μs), all counters will be in a static state, thus allowing error-free read or write operations. So long as the HOLD pulse width is less than 1 second, accuracy of the real time will be undisturbed. Pull-down to GND is provided by an internal resistor. **READ (pin 3):** Read function as shown in Figure 4 is enabled when READ is switched to VDD. Pull-down to GND is provided by an internal resistor. WRITE (pin 2): Write function as shown in Figure 5 is enabled when WRITE is switched to VDD. Pull-down to GND is provided by an internal resistor. ± 30 ADJ (Pin 15): Momentarily connecting this input to VCC (> 31.25 ms) will reset seconds (51, 510 counters and 211~2115 requency dividers) to 00; if seconds were 30 or more, one minute is added to the minutes (MI 1 counter) and if seconds were less than 30, the minutes are unchanged. Pull-down to GND is provided by an internal resistor. Ao $\sim$ A3 (pins 4 $\sim$ 7): Address inputs, used to select internal counters for read/write operations (see function table—Figure 1), A "1" is defined as VDD; a "0" is GND. Pull-down to GND is provided by internal resistors. #### REFERENCE SIGNAL OUTPUT Reference signals are available as outputs on D0 $\sim$ D3 if CS, READ and A0 $\sim$ A3 are at VDD. Refer to Figure 8 for specifics As shown in Figure 9 these signals may be used to generate interrupts for the microprocessor. # REFERENCE SIGNAL OUTPUTS , FIGURE 8 | CONDITIONS | ОИТРИТ | REFERENCE<br>FREQUENCY | PULSE<br>WIDTH | |-------------|--------|------------------------|----------------| | HOLD = L | Do (1) | 1024 Hz | duty 50 % | | READ = H | D1 (2) | 1 Hz | 122.1 μs | | C.S. = H | D2 (2) | 1/60 Hz | 122.1 μs | | A0 ~ A3 = H | D3 (3) | 1/3600 Hz | 122.1 μs | - (1) 1024 Hz signal at Do not dependent on HOLD input level. Use this signal for trimming the quartz oscillator. Probe capacitance will load the oscillator if a probe is placed on XT or XT causing erroneous readings. Trim to 976.5625 μs ± .0015 μs - (2) Negative Pulse, Negative True - (3) Positive Pulse, Positive True # TYPICAL APPLICATION—Use with **Programmable Peripheral Interface (PPI)** ## FIGURE 9 Suggested XTAL Sources: 1.) Statek CX-IV-32.768 #### NOTE A: This circuit combines battery charging with switching logic to power the 5832/58321 from the battery when system power fails. RL is a current limit to protect the battery if VDD is accidentally shorted. Since Diode D1's cathode is at the system power supply (+5V), D1 and D2's anodes will be one diode drop positive from system power and the cathode of D2 will also track the system power supply. VCHG and RCHG are chosen to trickle charge the batteries. VCHG need not be a regulated voltage and the unregulated voltage into the system +5V supply is ideal. When system power fails, D1 and D2 prevent the battery from trying to power the system. VDD will be the battery voltage whenever VCHG is less than the battery voltage. ## TYPICAL APPLICATIONS—Alternative Standby Power **Supply Circuits** #### FIGURE 10 #### FIGURE 11 # PACKAGE SPECIFICATIONS 18 LEAD PLASTIC (RS) INCHES (MM)